資源描述:
《fpga實(shí)時(shí)實(shí)現(xiàn)pga算法的研究》由會(huì)員上傳分享,免費(fèi)在線閱讀,更多相關(guān)內(nèi)容在教育資源-天天文庫。
1、維普資訊http://www.cqvip.com計(jì)算機(jī)研究與發(fā)展ISSN1000.1239}CN11-1777
2、TPJournalofComputerResearchandDevelopment45(2):342~347,2008FPGA實(shí)時(shí)實(shí)現(xiàn)PGA算法的研究郝智泉王貞松劉波。(中國科學(xué)院計(jì)算技術(shù)研究所北京100080)(中國科學(xué)院研究生院北京100049)(haozhq@gmail.com)ResearchonReal-TimeRealizingPGAAlgorithminFPGAHaoZhiquan一
3、,WangZhensong,andLiuBo·(InstituteofComputingTechnology,ChineseAcademyofSciences,BeOing100080)(GraduateUniversityoftheChineseAcademyofSciences,BeOing100049)AbstractSyntheticapertureradar(SAP,)imagehassomecommonfeaturessuchashugedatavolume,relativecomplexalg
4、orithm,etc.RealizingSARimagealgorithmisworthyofbeingstudiedinthedomainofEHPC(embeddedhighperformancecomputing).FPGAisusedasahighefficientandlowcostsolutioninEHPCforitshighperformanceandreconfigurableability.Anewphasegradientautofocus(PGA)algorithmforrealti
5、mecaseisproposed,whichcanachieveconvergencefocusingqualitywithlessiterationandfewercomputationloadsthantheclassicPGAalgorithm.TheprincipleofhowtomaptheimprovedalgorithmtoFPGAarchitectureisdiscussed.Somekeycomputingcomponentsabstractedfromthealgorithm,sucha
6、sCORDICprocessor,complexvectorcorrelatorandprominentscatterfilterarealsodiscussed.Themotivationandaimofthisworkistodevelopanumericallyefficient,accurateandrobustDopplerrateestimatorwithreasonablearchitectureinFPGA,whichcanbeusedinahigh—throughput—rateproce
7、ssorforfutureonboardimagingsystem.Becauselogicresourcesareeffectivelyused,constraintsonvolume,weight,andpowerareeasiertomeetwithoutsacrificeoflosingreal—timeperformance.Experimentresultindicatesthattheimprovedalgorithmreducesiterationtimesandtheprecisionca
8、nsatisfytheimagingsystem.KeywordsSAR;EHPC;phasegradient;auto—focus;FPGA摘要合成孔徑雷達(dá)(SAR)成像具有數(shù)據(jù)量巨大、算法比較復(fù)雜等特點(diǎn).如何實(shí)時(shí)實(shí)現(xiàn)SAR成像的相關(guān)算法是嵌入式高性能計(jì)算領(lǐng)域一個(gè)值得研究的問題.FPGA以其高性能、可重構(gòu)等優(yōu)勢(shì),被越來越多地應(yīng)用到嵌入式高性能計(jì)算領(lǐng)域中作為一種高效低成本的解決方案.針對(duì)SAR成像中多普勒調(diào)頻率估計(jì)的經(jīng)典算法——PGA算法,以FPGA作為實(shí)現(xiàn)平臺(tái),通過對(duì)算法的本質(zhì)的挖掘,提出了適于FPGA實(shí)
9、時(shí)實(shí)現(xiàn)的對(duì)于經(jīng)典算法的改進(jìn)算法.同時(shí)也闡述了將改進(jìn)算法映射到FPGA實(shí)現(xiàn)的設(shè)計(jì)過程.實(shí)驗(yàn)結(jié)果表明。改進(jìn)的算法較經(jīng)典的PGA算法明顯地減少了迭代次數(shù),在SOC中通過硬件的運(yùn)算精度能夠滿足系統(tǒng)的要求.關(guān)鍵詞SAR;嵌入式高性能計(jì)算;相位梯度;自聚焦;FPGA中圖法分類號(hào)TP303收稿日期:2006—02—20;修回日期:2007—08—31基金項(xiàng)目:國家自然科學(xué)基金項(xiàng)目(60303017)維普資訊http://www